# Implementation of 4-Bit RCA using Quantum Dot Cellular Automata Tool and Mentor Graphics Tool

D. Harsha<sup>1</sup>, P. Harshitha<sup>2</sup>, V. Dhanupya<sup>3</sup>, M. Sharan Teja<sup>4</sup>

U.G. Students, Department of ECE, Aditya College of Engineering & Technology, Surampalem, A.P., India

Professor, Department of ECE & HOD, Aditya College of Engineering & Technology, Surampalem, A.P., India

#### 1. Abstract:

QCA technology is a new platform, which is a transistor less and wire-less technology, hence it is one of the best alternatives to CMOS technology for developing low power and high- speed digital circuits at nano-scale level. The limitations of CMOS technology such as large number of transistors and wire connections in a small area was overcome by QCA technology. Therefore, we have chosen the QCA technology. Adder is a basic architecture in constructing all digital circuits. First, a full adder is designed in both QCA as well as Mentor Graphics which has improved performance in propagation delay and cell count. Then with the help of 4 full adders a 4-Bit Ripple Carry Adder is implemented in QCA and compared the results with the existing RCA in QCA. From the comparison, it is found that the proposed ripple carry adder has better performance than the existing adder circuits.

#### **Keywords**:

QCA Designer Tool, Mentor Graphics Tool, Full adder, Ripple Carry Adder.

#### 2. Introduction:

#### 2.1 Quantum dot Cellular Automata-

(QCA) is a new platform which is wireless and transistor less technology, so it is also called as one of the alternatives to CMOS technology. QCA is used for implementing complex VLSI architecture and developing low-power, high speed digital circuits at nano-scale level compared to CMOS. The limitations of CMOS technology such as high integration density within small area due to large number of transistors and wire connections between them was overcome by QCA technology. In this technology, the binary information could be transmitted through Coulombic repulsion between the neighbouring QCA cells. Here, the binary value 0 or 1 is encoded through the reconfigurations of electrons in the quantum dots of QCA cells.

QCA based circuits are constructed using QCA cells. The basic device consists of four quantum dots arranged in a square with two excess electrons that tend to repel each other, resulting in two stable configurations. The square shape QCA cells comprises of four quantum dots with two dots occupied by electrons. These electrons reside over in the diagonal corner of the cell due to coulombic repulsion of force between them. Tunnelling of electrons between the quantum dots results

in two polarized states. These states namely PL = -1 and PL = +1 represents logic value '0' and '1'. Wires in QCA, are constructed either using normal cell or rotated cell. Due to its less complexity, normal cell as shown in are preferred over compared to rotated cell. The polarization state of cells gets changed when input is applied at one end of the wire. Based on the polarization either logic '0' or logic '1' will be a transmitted horizontally or vertically. QCA is a classical digital device that represents data as charge configuration rather than charge flow. Data is passed in QCA by arranging electrons diagonals, with cells tending to assume the same configuration as their neighbours.

#### **2.1.1 QCA WIRE:**

The QCA wire is the one of the most important part of the design. The wire is used for communication purpose, Same in QCA the wire is used for passing the input or output. The wire in QCA will used for the passing of data. The data passing will play a major role because the input must be passed from one cell to another so that the circuit will work.



Fig 2.1: QCA Wire

The wire will pass the data from one cell to another cell. The cell will work by arranging the cells by each other in a line. The input is shown as an electron form the electron will decide the data whether it is 0 or 1 when the electron is clockwise then it is logic 0 and if the electron is anticlockwise then it is logic 1.





Fig 2.2: Logic 0 and Logic 1

#### 2.1.2 Majority Voter Gate:

The majority voter (MV) gate is a basic logic element in QCA. It's a universal block in QCA technology that can form AND and OR gates. Designing the QCA circuit requires an Inverter, QCA wire and a three-input Majority Voter gate. A Majority Voter gate has five cells. Among five, three cells work as input cells and one cell works as output cell as given in. The middle cell is called as device cell and its logic operation depend on logic of input cells.

- QCA mainly works on Majority gate.
- A majority gate consists of 5cells
- A cell consists of 4 Quantum dots



Fig 2.3: QCA cellular polarity



Fig 2.4: Symbol of Majority Gate

- A majority gate consists of 5 cells
- Where Orange color represents Fixed polarization
- Blue color represents Input
- Yellow color represents Output



Fig 2.5: Majority Voter Gate

### 2.1.3 Clocking in QCA:

polarization state of cells and passing the data. Two ways of Clocking is performed: zone clocking and continuous clocking.

There are four types of clock zones in QCA named as clock zone 0, clock zone 1, clock zone 2, and clock zone 3 whose phase differs by 90 °. The cells with identical colour are assigned the same clocking zone. QCA will protect the design from delay so we use a clock. The clock will pass data from the small clock to the high clock condition.

Clocking in QCA is used to control the

- Clock 0 Green
- Clock 1 Violet
- Clock 2 Blue (Lite)
- Clock 3 White



Fig 2.6: Clocking in QCA

As shown in the figure there are four phases in QCA circuits namely switch, hold, and release and relax phase respectively.

Four clocks are,

- Clock 0 is for "Switch"
- Clock 1 is for "Hold"
- Clock 2 is for "Release"
- Clock 3 is for "Relax"



Fig 2.7: Clock Zones of QCA Cells

## 2.2 Mentor Graphics-

Mentor Graphics is one of the vendors of VLSI design tools and a supplier of Electronic Design Automation (EDA) tools, providing software and hardware design solutions that enable companies to develop better electronic products faster and more cost-effectively.

- This includes schematic entry tools for traditional designs and HDL (Hardware Description Language) entry tools for digital designs using languages like Verilog, VHDL, and System Verilog.
- Mentor Graphics offers synthesis tools that convert RTL (Register Transfer Level) descriptions of digital circuits into gate-level representations. This step optimizes the design for area, power, and timing constraints while preserving its functionality.

## 3. Literature Survey:

1. Angizi, Alkaldy, Bagherzadeh, and Navi introduced a novel and robust single-layer wire crossing approach for exclusive XOR and sum of products logic design utilizing quantum-dot cellular automata (QCA) with 495 cell count and 0.68 area.

This research addresses the challenge of implementing efficient wire crossing techniques in QCA-based logic circuits and contributes to the development of reliable and scalable QCA architectures for digital logic design. Also, this study highlights the ongoing efforts to optimize QCA-based systems for low-power and highperformance applications, laying foundation for future advancements in nanotechnology.

2. Hashemi and Navi presented a novel and robust quantum-dot cellular automata (QCA) full-adder design with 442 cell count and 1 area.

This research contributes to advancing the field of QCA-based arithmetic circuitry by introducing innovative approaches to full-adder implementation. By addressing the challenges of robustness and reliability in QCA circuits, their work paves the way for more practical and their study underscores the importance of developing reliable building blocks for QCA-based systems, highlighting the ongoing efforts to overcome technological limitations in nanoscale computing.

3. Hashemi, Tehrani, and Navi proposed an efficient full-adder design using quantum-dot cellular automata (QCA) with 308 cells and 0.29 area. This research contributes to the optimization of QCA-based arithmetic circuits, aiming to enhance their efficiency and reliability. By

introducing novel techniques for full-adder implementation they address the growing demand for high-performance computing systems in the field of quantum computing. Their work underscores the significance of efficient circuit design methodologies in overcoming the inherent challenges of QCA technology.

- 4. La brado Thapliyal and investigated the design of adder and subtractor circuits within the framework of majority logic-based field-coupled OC Anano computing with 295 cell count and 0.3 area. Their work, contributes to advancing the field of quantum-dot cellular automata (QCA) by exploring novel computing paradigms. Their study underscores the ongoing exploration of alternative computing architectures beyond traditional CMOS technologies, highlighting the potential of QCA nano computing for future computing applications.
- 5. Abedi, Jaberipur, and Sangsefidi proposed a coplanar full adder design in quantum-dot cellular automata (QCA) using clockzone-based crossover with 262 cell count and 0.208 area. This research contributes to advancing the field of QCA-based arithmetic circuitry by introducing innovative techniques for full adder implementation. By leveraging clock zone-based crossover, Abedi et al. aim to enhance the performance and scalability of QCA adders, addressing the growing demand for efficient computing architectures in nanotechnology-driven systems.

## 4. Designing of Logic Gates:

#### 4.1: AND Gate-

The AND gate is a basic digital logic gate that implements from mathematical logic - AND gate behaves according to the truth table. A HIGH output (1) results only if all the inputs to the AND gate are HIGH (1). If not all inputs to the AND gate are HIGH, LOW output results.



Fig 4.1: Symbol and Truth Table of AND Gate

If the polarity of one of the inputs is set given as a constant, for example, if P = -1, an AND gate is made, and if the polarity of one of the inputs is given as P = +1, an OR gate will be made.



Fig 4.2: AND gate in QCA

#### 4.2: OR Gate-

The OR gate is a digital logic gate that implements logical disjunction. The OR gate outputs "true" if any of its inputs are "true" otherwise, it outputs "false".



Fig 4.3: Symbol and Truth Table of AND Gate



Fig 4.4: OR gate in QCA

#### 4.3: XOR Gate-

XOR gate is a digital logic gate that gives a true output when the number of true inputs is odd. An XOR gate implements an exclusive or () from mathematical logic; that is, a true output results if one, and only one, of the inputs to the gate is true.



| Α | В | С | Out |
|---|---|---|-----|
| 0 | 0 | 0 | 0   |
| 0 | 0 | 1 | 1   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 0   |
| 1 | 0 | 0 | 1   |
| 1 | 0 | 1 | 0   |
| 1 | 1 | 0 | 0   |
| 1 | 1 | 1 | 1   |

Fig 4.5: Symbol and Truth Table of XOR Gate



Fig 4.6: XOR gate in QCA

## 5. Existing Design:

The Existing Technology is of designing Full adder using Quantum Dot Cellular Automata (QCA) tool which consists of three-input XOR gate and a three-input majority gates. Using this Full adder, higher adders like 4-bit RCA (Ripple Carry Adder) has been designed with the area of 0.208, cell count-262, Delay that has 1.75. An increase in the QCA cell count ends up in an increase of the area and delay of the design.

## **5.1: Full Adder Implementation Using QCA-**



Fig 5.2: Full Adder Layout In QCA

## **5.2: 4-Bit Ripple Carry Adder Implementation in QCA**



Fig 5.3: Layout Of 4-Bit Ripple Carry Adder in QCA

#### Disadvantages:

- Decreasing the amount of consumed space in RCA designed by QCA technology
- Reducing the complexity and latency in RCA designed by QCA technology
- Decreasing the number cells in RCA designed by QCA technology.

### 6. Proposed Design:

## **6.1: Designing of 4-Bit Ripple Carry Using QCA Tool-**

Full adders and RCA circuits are fundamental units in logical circuits and digital arithmetic operations. RCA's layout is designed and implemented simply, but it is quite slow since each full adder has to wait for the calculated carry bit from the previous one. To overcome this problem, we can reduce the delay in RCAs by decreasing the delay of full adders.

So, we have proposed the 4-bit Ripple Carry Adder (RCA) with four full adders using QCA tool with less cell count and delay compared to Existing Technique.



Fig 5.4: Block diagram of Full Adder in QCA

| Inputs |   | Outputs |     |       |
|--------|---|---------|-----|-------|
| Α      | В | Cin     | Sum | Carry |
| 0      | 0 | 0       | 0   | 0     |
| 0      | 0 | 1       | 1   | 0     |
| 0      | 1 | 0       | 1   | 0     |
| 0      | 1 | 1       | 0   | 1     |
| 1      | 0 | 0       | 1   | 0     |
| 1      | 0 | 1       | 0   | 1     |
| 1      | 1 | 0       | 0   | 1     |
| 1      | 1 | 1       | 1   | 1     |

Fig 5.5: Truth Table of Full Adder



Fig 5.6: Full Adder Circuit in QCA

Full Adder is the adder which adds three inputs and produces two outputs. The first two inputs are A and B and the third input is carried which is C-IN. The output carry is designated as C-OUT and the normal output is designated as S which is SUM. It is a combinational logic circuit.

Full Adder is the basic element in performing all the arithmetic and logical operations in ALU of a processor. To obtain an efficient architecture in terms of latency, area and delay here implementation of Full adder has been designed. In many fields the Adder plays an important role and are commonly found many building blocks of in microprocessors digital signal processing chips, Multipliers, ALU and Shift registers.



Fig 5.7: Simulation Result of Full Adder

A structure of multiple full adders is cascaded in a manner to gives the results of the addition of an n bit binary sequence. This adder includes cascaded full adders in its structure so the carry will be generated at every full adder stage in a ripple-carry adder circuit. These carry output at each full adder stage is forwarded to its next full adder and there applied as a carry input to it.







Fig 5.9: Truth Table Of 4-Bit RCA



Fig 5.10: 4-Bit RCA Circuit in QCA



Fig 5.11: Simulation Result of 4-Bit RCA in QCA

## **6.1: Designing of 4-Bit Ripple Carry Using Mentor Graphics Tool-**

As we know that QCA is called as one of the alternative of CMOS Technology for developing low-power, high speed digital circuits. To prove that QCA is one of the best tool compared to CMOS technology we have also implemented the 4bit Ripple carry Adder in Mentor graphics tool as well.



Fig 6.1: Full Adder Schematic



Fig 6.2: Full Adder Symbol



Fig 6.3: Full Adder Test Bench

After designing Full Adder in Mentor Graphics Tool, we got its Test Bench which is now required to design 4-bit RCA.



Fig 6.4: RCA Schematic



Fig 6.5: RCA Symbol



Fig 6.6: RCA Test Bench

Now that the 4-Bit RCA test bench has been created let's see the simulated results that are been generated.



Fig 6.7: Output Generation of Four Bit RCA in Mentor Graphics

## 7. Conclusion:

|            | EXISTING CIRCUIT | PROPOSED CIRCUIT |
|------------|------------------|------------------|
| AREA       | 0.208            | 0.3              |
| CELL COUNT | 262              | 208              |
| DELAY      | 1.75             | 1.25             |

Table 7.1: Comparison between Existing and proposed Circuit

| Parameters                       | Full Adder in Mentor Graphics | Full Adder in QCA |
|----------------------------------|-------------------------------|-------------------|
| Area                             | 9 $\mu m^2$                   | $0.06~\mu m^2$    |
| Transistor Count/ QCA Cell Count | 28                            | 39                |

Table 7.2: Comparison between parameter for Full Adder in Mentor Graphics and QCA

| Parameters                       | RCA in Mentor Graphics | RCA in QCA     |
|----------------------------------|------------------------|----------------|
| Area                             | 34 $\mu m^2$           | 0.34 $\mu m^2$ |
| Transistor Count/ QCA Cell Count | 112                    | 208            |

Table 7.3: Comparison between parameters for RCA in Mentor graphics & QCA

The below bar charts shows the comparison between the parameters of existing and proposed circuits, which includes parameters such as area, cell count and delay.



Fig 7.4: Cell count comparison between existing and proposed methods



Fig 7.5: Area Comparison between existing and proposed methods



Fig 7.6: Delay comparison between existing and proposed methods

#### 8. References:

- [1] Y. Adelnia., A. Rezai, A novel adder circuit design in quantum-dot cellular automata technology, Int. J. Theor. Phys. (2018), doi:10.1007/s10773-018-3922-0.
- [2] H. Cho., E.E. Swartzlander, Adder designs and analyses for quantum-dot cellular automata, IEEE Trans. Nanotechnol. 6 (3) (May 2007), doi:10.1109/TNANO. 2007.894839.
- [3] T.N. Sasamal, A.K. Singh, U. Ghanekar, Efficient design of coplanar ripple carry adder in QCA, IET Circuits Devices Syst. 12 (5) (2018) 594–605 © The Institution of Engineering and Technology 2018.
- [4] Y.Z. Barughi, S.R. Heikalabad, A three- layer full adder/subtractor structure in quantum-dot cellular automata, Int. J. Theor. Phys. (2017), doi:10.1007/s10773-017-3453-0.
- [5] R. Singhal, M. Perkowski: Comparative analysis of full adder custom design circuit using two regular structures in quantum- dot cellular automata (QCA). 2019 IEEE 49th International Symposium on Multiple-Valued Logic (ISMVL). DOI 10.1109/ISMVL.2019.00041

- [6] D. Abedi, G. Jaberipur, M. Sangsefidi, Coplanar full adder in quantum-dot cellular autsmatavia clock-zone based crossover, IEEE Trans. Nanotechnol. (2015), doi:10.1109/TNANO.2015.2409117.
- [7] M. Zahmatkesh., S. Tabrizchi, S. Mohammadyan, K. Navi, N. Bagherzadeh, Robust Coplanar full adder based on novel inverter in quantum cellular automata, Int. J.Theor.Phys.(2018), doi:10.1007/s10773-018-3961-6.
- [8] Y. Zhang., G. Xie, M. Sun, H. Lv, An efficient module for full adders in quantum-dot cellular automata, Int. J. Theor. Phys. (2018), doi:10.1007/s10773-018-3820-5.
- [9] H. Rashidi, A. Rezai, High- performance full adder architecture in quantum-dot cellular automata, J. Eng. 2017 (7) (2017) 394–402, doi:10.1049/joe.2017.0223.
- [10] B. Yang., S. Afrooz, A new coplanar design of multiplier based on nanoscale quantum-dot cellular automata, Int. J. Theor. Phys. (2019), doi:10.1007/ s10773- 019-04210-8.
- [11] A. Khan., S. Mandal, Robust multiplexer design and analysis using quantum dot cellular automata, Int. J. Theor. Phys. (2018), doi:10.1007/s10773-018-3970-5.
- [12] M. Raj, L. Gopalakrishnan, S.-B. Ko, Fast quantum-dot cellular automata adder/subtractor using novel fault tolerant exclusive-or gate and full adder, Int. J. Theor. Phys. (2019), doi:10.1007/s10773-019-04184-
- [13] H.R. Roshany, A. Rezai, Novel efficient circuit design for multilayer QCA RCA, Int. J. Theor. Phys. (2019), doi:10.1007/s10773-019-04069-9.